# **CMC203** FERA Driver, Memory and Histogrammer Firmware version 21C **CMC204** **FERA Mixer** CE January 2007 # CMC CMC204 # **Contents** | General Information | | |----------------------------------------------------------|-----| | Unpacking and inspection | . 2 | | Warranty | . 2 | | Service Procedure | . 2 | | Firmware | . 2 | | Documentation | | | ← Electromagnetic Compatibility | . 2 | | Contact Information | . 2 | | CMC203 Description | . 3 | | Introduction | . 3 | | CAMAC Commands (ordered by Function code and Subaddress) | 4 | | Detailed REGISTER Descriptions | . 6 | | F9 clear modes: | . 9 | | Read Commands | . 9 | | Command Notes | 10 | | Input and Output Signals | | | CMC203 Operating Instructions | | | Powering up the CMC203 | 13 | | The plain 4301 emulation mode | 13 | | The CMC203 Modes | | | The enhanced 4301 modes | | | The One Million Word FIFO mode | 14 | | The Histogram modes | 14 | | Starting and Stopping the CMC203 | | | CMC203 Circuit description | | | Hardware | 18 | | Firmware | | | CMC204 Description | | | The FERA Protocol | | | The LeCroy FERA Readout System | | | The CMC203 FERA readout | | | CMC203 Timing Diagram | | | Schematic Diagrams | 24 | ## **General Information** # Unpacking and inspection It is recommended that the shipment be thoroughly inspected immediately upon delivery. All material in the container should be checked against the Packing list and damage or shortages reported promptly. ## Warranty Cheesecote Mountain CAMAC warrants its products to operate within specifications under normal use and service for a period of one year from the date of shipment. Replacement parts and repairs are warranted for a period of one year. This warranty extends only to the original purchaser. In exercising this warranty, CMC will repair, or at its option, replace any product returned to us within the warranty period, provided that our examination discloses that the product is defective due to workmanship or materials and has not been damaged by misuse, neglect, accident or abnormal conditions of operation. The purchaser is responsible for the transportation and insurance charges arising from return of products for service. CMC will return all in-warranty products with transportation prepaid. This warranty is in lieu of all other warranties, expressed or implied, including but not limited to any implied warranty of merchantability, fitness, or adequacy for any particular purpose or use. CMC shall not be liable for any special, incidental, or consequential damages, whether in contract or otherwise. CMC products are not designed for use in life support situations or in situations where the operation of the device is essential to assuring health or safety. ### Service Procedure Products requiring maintenance should be returned to CMC. The products returned must be labeled with a Return Authorization Number issued by CMC prior to shipment of the product. All products returned for service must be accompanied by information including the description of the problem and the name, phone number and any other contact information for the user who is returning the product If under warranty, CMC will repair or replace the product at no charge. The purchaser is only responsible for transportation charges for the return of the product to CMC. For all products in need of repair after the warranty period, the customer must provide a Purchase Order Number before any inoperative equipment can be repaired. The customer will be billed for the parts and labor for the repair as well as for shipping. ### **Firmware** The CMC203 makes extensive use of programmable logic. Occasionally a bug will be found and corrected, or a feature changed or added to improve performance in particular application. These changes are readily accomplished by modifying the programmable logic that controls the module. Please bring any errors in the operation or behavior of the module to our attention for evaluation and correction. Firmware upgrades, when available, will be made without charge (except shipping) when the module is returned to CMC. #### Documentation CMC is continually improving the quality and performance of its products. Unfortunately, this process can result in documentation that differs in minor details from the products themselves. Where discrepancies arise please be assured that the unit is correct and incorporates the latest modifications to the design. Please bring any errors or omissions in the documentation to our attention for evaluation and correction. # **C€** Electromagnetic Compatibility The CMC203 and CMC204 have been demonstrated to conform to the requirements of IEC 61326, EMC Requirements, Electrical Equipment for Measurement, Control and Laboratory Use. Since CAMAC is a modular instrumentation system, conformity can only be ensured when these modules are installed in a conforming CAMAC crate and operated with a conforming CAMAC crate controller. #### Contact Information Questions concerning the installation, calibration and use of this equipment should be directed to Cheesecote Mountain CAMAC, 24 Halley Drive, Pomona, NY 10970, Tel 845 364 0211, fax 845 362 6947. Questions can also be forwarded via Email to info@cmcamac.com. The most current information regarding this product can also be found at <a href="www.cmcamac.com">www.cmcamac.com</a> # **CMC203 Description** ### Introduction The CMC203 FERA driver / memory / histogrammer is designed to be a compatible replacement and upgrade for the LeCroy model 4301 FERA driver. All signals and connectors are compatible with the 4301. The FERA output ECLbus is at the rear of the module, all other connections are on the front panel. There are five basic modes of operation: - As a plain 4301 FERA driver. ECL in and ECL out, no buffering. This mode is a drop in replacement for a LeCroy 4301 and is the default mode on power up. All other modes are selected using CAMAC commands - As an enhanced 4301, ECL in and ECL out. With a 2k FIFO buffer, input and output handshakes (wst/wak) are independent and de-coupled. This works well with a simple memory module as the destination. - As an enhanced 4301, ECL in and ECL out. With a 2k FIFO buffer and the addition of an external ren/pass. This allows another FERA driver to be the data destination, and allows concatenation of multiple FERA data streams. - As a FERA driver and memory combination. ECL in and CAMAC dataway readout, with a 1 Mword (1,048,576) FIFO buffer between FERA in and CAMAC out. CAMAC read and FERA input can proceed simultaneously. - As a FERA driver and histogram memory combination. ECL in and CAMAC readout of the histogram array. The 1 Mword memory is used for histogram storage. The following features are available in all modes, even the plain 4301 mode. All adjustments and selections are made with CAMAC registers: 12 bit DAC output, 0 to 10.2375 Volts, $\pm 1/2$ lsb over full range. The FERA request delay is adjustable from 400 nS to 160 microseconds, in 40 nS steps Optional pass input to close ren/pass loop Optional send Clear pulse, width adjustable up to 160 microseconds, 40 nS steps, Optional send GATE pulse, width adjustable up to 40 microseconds, 10 nS steps Optional BUSY output (from gate or request input to end of event) Optional gate timeout, if gate but no request, adjustable up to 160 microseconds Optional event timeout, if request, but no end of event, adjustable up to to 2.4 milliseconds Optional clear after event readout Optional delay after clear before end of event (end of BUSY) Seven 48 bit counters for gates, requests, clears, headers, timeouts and histogram count. In the FIFO (list) modes, special headers can be inserted in the data stream when gates, requests, clears or time outs occur. The time of arrival of the GATE leading edge may be inserted in the data stream. In the 1Mword FIFO mode, a Lam is set when the FIFO becomes half full. In the histogram mode, there is a choice of 16 bit (65k max) or 32 bit (4G max) histogram elements, with corresponding 20 bit or 19 bit address space. The vsn from the header can be concatenated with the data to histogram many modules at once, or a register can be used to select the histogram base address, allowing multiple, time dependent histograms of a 15 bit address space. The readout block size is set by a register to ease readout of histograms with less than 15 bit address spaces. A 48 bit counter records the total number of hits contained in the histogram(s). FASTCAMAC level 1 readout (400 nS/word) is available in FIFO memory and histogram modes. The module is ready for level 2, requiring only a firmware upgrade when level 2 crate controllers become available. All control logic in the CMC203 is contained in five programmable logic devices. The firmware is readily modified to meet unforeseen requirements or special applications. Firmware upgrades, when available, will be performed at no charge if the module is returned to the factory. The upgrade can be done in the field, if necessary. # CAMAC Commands (ordered by Function code and Subaddress) | F & A | command | description | |----------------|-----------------|-------------------------------------------------------------| | | | | | F0 A0 | Readdac | read 12 bit dac (register is 24 bits, r/w) | | F0 A1 | Readcsr | read control register | | F0 A2 | Readreqd | read request delay register | | F0 A3 | Readgatw | read test gate width register | | F0 A4 | Readclrw | read FERA clear width register | | F0 A5 | Readblks | read histogram readout block size register | | F0 A6 | Readmult | read multi histogram address register | | F0 A7 | Readgto | read gate time out | | F0 A8 | Readbdl | read busy end delay | | F0 A9 | Readvsn | read 8 bit vsn for special headers and trailers | | F0 A10 | Readvn | read FPGA firmware version number | | F0 A11 | Readpp | read ping-pong register | | F0 A12 | Readleds | read led selection register | | F0 A13 | Readext | read external output selection register | | F0 A14 | Readeto | read event time out register | | F0 A15 | Readexin | read external input selection register | | . 57(10 | Noudoniii | 1 Toda Oztorial input oblocion regiotal | | F1 A0 | rdmemry | read memory at address counter, increment address | | F1 A1 | Readaddr | read address counter | | F1 A2 | Rdmnobmp | read memory at address counter, no increment | | F1 A3 | Rdhistmode | read histogram mode register | | F1 A4 | Rdhistmask | read histogram mask | | F1 A5 | Rdhistsize | read histogram size | | F1 A6 | Rdticksize | Read clock tick size | | | | | | F2 A0 | ReadFIFO | read next word from FIFO, Q=0 when empty | | F2 A1 | RdFIFOcount | read number of words in FIFO | | F2 A2 | Readgatcnt | read number of gates since last reset, ls 24 bits | | F2 A3 | Readgatcnta | read number of gates since last reset, ms 24 bits | | F2 A4 | Readreqcnt | read number of FERA requests since last reset, Is 24 bits | | F2 A5 | Readreqcnta | read number of FERA requests since reset, ms 24 bits | | F2 A6 | Readclrcnt | read number of FERA clears since last reset, Is 24 bits | | F2 A7 | Readclrcnta | read number of FERA clears since last reset, ms 24 bits | | F2 A8 | Readhdrcnt | read number of FERA headers since last reset, Is 24 bits | | F2 A9 | Readhdrcnta | read number of FERA headers since last reset, ms 24 bits | | F2 A10 | Readhstcnt | read number of hits in the histogram array, Is 24 bits | | F2 A11 | Readhstcnta | read number of hits in the histogram array, ms 24 bits | | F2 A12 | Readevtto | read number of event timeouts, Is 24 bits | | F2 A13 | Readevttoa | read number of event timeouts, ms 24 bits | | F2 A14 | Readgateto | read number of gate timeouts, Is 24 bits | | F2 A15 | Readgatetoa | read number of gate timeouts, ms 24 bits | | | | * | | F5 A0 | FASTrdhist | FASTCAMAC level 1 read of histogram memory | | F5 A1 | FASTrdFIFO | FASTCAMAC level 1 read of FIFO memory | | F8 A0 | Testlam | test lam (set when FIFO becomes half full) | | 1-0 AU | I Coualli | test iam (set when the decomes hall lail) | | F9 A0 | F9fbclr | send FERA bus clear (width from width register) | | F9 A1 | F9data | reset data FIFO and counters | | F9 A2 | F9hist | reset histogram data (this takes 200 ms) | | F9 A2 | F9addr | reset address counter to zero | | F9 A3<br>F9 A4 | F9addr<br>F9all | reset address counter to zero reset everything, like C or Z | | 13 A4 | Fall | Teset everything, like O of Z | | 10 A0 | Clearlam | Clear lam | | . 0 , .0 | O.Out.um | | | F & A | command | description | |---------|--------------|----------------------------------------------------------| | | | | | F16 A0 | Writedac | Write 12 bit DAC, 0 to 10.2375 V | | F16 A1 | Writecsr | Write control register | | F16 A2 | Writereqd | Write request delay register, 40 nS lsb | | F16 A3 | Writegatw | Write test gate width register, 10 nS lsb | | F16 A4 | Writeclrw | Write FERA clear width register, 40 nS lsb | | F16 A5 | Writerblks | Write histogram readout block size register | | F16 A6 | Writemult | Write multi histogram register | | F16 A7 | Writegto | Write gate timeout register, 40 nS lsb | | F16 A8 | Writebdl | Write busy end delay register, 40 nS lsb | | F16 A9 | Writevsn | Write 12 bit VSN for header & trailer | | F16 A11 | Writepp | Write ping-pong register, 40 nS lsb | | F16 A12 | Writeleds | Write led selection register | | F16 A13 | Writextout | Write external output selection register | | F16 A14 | Writeeto | Write event time out register, 640 nS lsb | | F16 A15 | Writeextin | Write external input register | | | | | | F17 A0 | Writemem | Write memory at address counter | | F17 A1 | Writeaddr | Write memory address counter | | | | | | F17 A3 | Wrhistmode | Write histogram mode register | | F17 A4 | Wrhistmask | Write histogram mask | | F17 A5 | Wrhistsize | Write histogram size | | F17 A6 | Wrticksize | Write size of clock tick | | | | | | F24 A0 | Disalam | disable lam | | F24 A1 | Disa0 | disable (both modes) | | F24 A2 | Disa1 | disable (both modes) | | | | | | F26 A0 | Enablam | enable lam | | F26 A1 | Enab0 | enable0 on, honors CAMAC inhibit | | F26 A2 | Enab1 | enable1 on, ignores CAMAC inhibit | | F05 40 | 10 11 1 | | | F25 A0 | Sendtestgate | send gate to FERA control bus, width from width register | | F25 A1 | Incrmemaddr | increment memory address counter | | F27 A0 | Totmorooo | toot moment orang in progress | | F27 A0 | Tstmerase | test memory erase in progress | | F30 | | Enter special mode to program the FPGAs | | . 50 | | Enter openial mode to program the FT O/to | ## **Detailed REGISTER Descriptions** DAC register, F16A0, 12 bit value for the test DAC output, 0 to 10.2375 volts. This register is 24 bits, r/w, and can be used to test the CAMAC read and write lines. CONTROL register, F16A1, a 12 bit register to select operating mode and other features. Bit 0 is the lsb, bit 11 the msb. | Bit(s | | value | Meaning | |-------|-----|-------|-----------------------------------------------------| | ) | | | | | | | | | | 0-2 | 000 | 0 | 4301 emulation mode, this is power up default mode | | 0-2 | 001 | 1 | modified 4301, with 2k FIFO | | 0-2 | 010 | 2 | modified 4301, with 2k FIFO, with external ren/pass | | 0-2 | 011 | 3 | 1M FIFO mode, CAMAC readout | | 0-2 | 100 | 4 | 16 bit histograms | | 0-2 | 101 | 5 | 32 bit histograms | | 0-2 | 110 | 6 | Not used, reserved | | 0-2 | 111 | 7 | Not used, reserved | | 3 | | 8 | REN mode 0= normal, 1= pass mode | | 4 | | 16 | send clear at end of event | | 5 | | 32 | WST detection & deglitch mode | | 6 | | 64 | Busy mode | | 7 | | 128 | end busy after clear, else end after ren | | 8 | | 256 | Insert gate header in data stream | | 9 | | 512 | insert request header in data stream | | 10 | | 1024 | insert clear header in data stream | | 11 | msb | 2048 | Insert gate arrival time in data stream | ## Operating modes, CSR Bits 0-2 - power up as a LeCroy 4301 (logically identical, small timing differences) - 1 4301 with a 2k word FIFO buffer between input and output - 2 4301 with a 2k word FIFO buffer and external ren/pass. - 3 FIFO mode directs all data to a 1M word FIFO, read by CAMAC Histogram modes, either 16 bit or 32 bit word width. - 4 16 bit histogram elements, maximum value 65,535 - 5 32 bit histogram elements, maximum value 4,294,967,295 - 6.7 not used #### REN/PASS mode, CSR bit 3 normal REN (Readout Enable, REO output on front panel) mode ends REN when REQ input ends. pass mode ends REN only when PASS input (PSI input on front panel) is received #### Send Clear at end of event, CSR bit 4. If set, send clear when readout is complete Event ends when: REQ ends, PASS (PSI) returns, or when gate timeout ends (if no request) ### WST detection mode, CSR bit 5. 0= WST always detected, regardless of GATE, REQ or REO. 1= WST ignored unless REO is asserted (event readout in progress), and WST is deglitched (WST must be > 10 nS long) BUSY mode, CSR bit 6. 0= normal, asserted during readout, when fifo is full, and when module disabled. 1= also asserted when fifo count greater than 7/8 of full (about 917k). Busy stays on until fifo count drops below ½ of full (about 512k). Select end of BUSY, CSR bit 7. BUSY begins when GATE or REQUEST arrives. 0= End BUSY when Readout Enable (REO) ends 1= End BUSY after end of CLEAR. If end of busy delay register is non-zero, also wait until end of delay (delay starts at end of REO or end of CLEAR). Insert special gate header in data stream, CSR bit 8. gate header format = 11000VVVVVVVVVVVV, inserted when GATE detected V is the VSN from the register at F16A9 Insert special request header in data stream, CSR bit 9. request header format = 11100VVVVVVVVVVV, inserted when REQ detected V is the VSN from the register at F16A9. Insert special clear header in data stream, CSR bit 10. clear header format = 11111CCCCVVVVVVV, inserted at beginning of CLEAR V is the VSN from the register at F16A9, C identifies the reason for the clear. | CCCC | the source of the clear. | |------|-------------------------------------------------------------| | | | | 0000 | clear at the end of a normal event, when REO is deasserted. | | 0001 | external clear input | | 0010 | clear from F9A0 command | | 0011 | clear from gate time out | | 0100 | clear from event time out | Insert GATE arrival time in data stream, CSR bit 11. This is valid only in the FIFO (list) mode. The time of the arrival of the GATE leading edge is recorded in a 30 bit counter. The lsb of the counter is determined by the tick size register (F1 A6). This counter is reset by F9 A1. CSR bit 11 causes two data words (msb = 0, not a header) to be inserted in the data stream. The 15 ms bits are first, followed by the ls bits of the 30 bit counter. Note carefully that these two words will be inserted before any data read from the FERA bus. REQUEST DELAY register, F16A2, 12 bits, 40 ns resolution (160 microseconds max) this is the delay between reg (in) and reo (out), default (when register value=0) is 400 nS. TEST GATE WIDTH register, F16A3, 12 bits, 10 ns resolution (40 microseconds max) FERA CLEAR WIDTH register, F16A4, 12 bits, 40 ns resolution (160 microseconds max) default (when register value=0) is 200 nS. HISTOGRAM READOUT BLOCK SIZE register, F16A5, default = 1M (all of memory). This is the number of words for a Q-stop transfer using F1,A0. MULTI HISTOGRAM register, F16A6, bits 4-0 become bits 19-15 of the histogram base address for histogram mode 1, Bits 19-0 are the histogram base address for histogram mode 2. GATE TIME OUT register, F16A7, 12 bits, 40 ns resolution (160 microseconds max) default is zero, no time out. The time out value must be set longer than the maximum delay expected between the gate and the req. the req cancels the time out. BUSY END DELAY register, F16A8, 12 bits, 40 ns resolution (160 microseconds max) default is zero delay, BUSY ends at end of CLEAR. VSN register, F16A9, ID number (VSN) in the special headers inserted by FERA driver PING PONG INTERVAL register, F16A11, 12 bits, 40 ns resolution (160 microseconds max) #### LED ASSIGNMENT register, F16A12 This register controls the behavior of the two leds (light emitting diodes) on the front panel. Bits 0-5 control LED A, bits 6-11 control LED B LED A defaults to full, LED B defaults to BUSY | value | Led A (0-5) | Led B (6-11) | Description | |--------|-------------|--------------|-----------------------| | | | | | | 000000 | Full | Busy | | | 000001 | Enable | Enable | | | 000010 | Busy | Busy | | | 000011 | Busreq | Busreq | | | 000100 | Buswst | Buswst | | | 000101 | Buswak | Buswak | | | 000110 | Extwst | Extwst | | | 000111 | Extwak | Extwak | | | 001000 | Ren | Ren | | | 001001 | Psi | Psi | | | 001010 | Full | Full | (FIFO is full) | | 001011 | LAM | LAM | | | 001100 | Empty | Empty | (FIFO is empty) | | 001101 | Fifo14 | Fifo14 | (1M FIFO is 1/4 full) | | 001110 | Fifo12 | Fifo12 | (1M FIFO is 1/2 full) | | 001111 | Fifo34 | Fifo34 | (1M FIFO is 3/4 full) | ## EXTERNAL OUTPUT SELECTION register, F16A13 There are four external outputs on the front panel, two ECL differential pairs (labeled wso & rqo) and two NIM coaxial (labeled S & Q). This 12 bit register controls which internal signals are routed to these outputs. When the corresponding register bits are "000", the output defaults to the same as the LeCroy 4301. | Isb | | | | | | | | | | | | |-----|-----|---|---|-----|---|---|---|---|---|----|----| | 0 | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | 10 | 11 | | | WSO | | | RQO | | | S | | | Q | | | valu | Output<br>WSO | Output RQO | Output S | Output Q | |------|---------------|------------|----------|----------| | е | W30 | | | | | 000 | wso | Request | wso | request | | 001 | request | Wso | request | WSO | | 010 | extpass | Extpass | extpass | extpass | | 011 | ppout1 | Ppout2 | ppout1 | ppout2 | | 100 | foinpr | Foinpr | foinpr | foinpr | | 101 | begfo | Begfo | begfo | begfo | | 110 | endfo | Endfo | endfo | endfo | | 111 | busy | Busy | busy | busy | bits 0-2controls ECL WSO, default external write strobe bits 5-3 controls ECL RQO, default external request bits 8-6controls NIM S default external write strobe bits 11-9 controls NIM Q default external request ppout1 & ppout2 are an alternating pair of pulses, spaced by the value in the ping-pong register begfo (begin FERA out) and endfo (end FERA out) are a pair of pulses indicating the beginning and end of the event to an external receiver for the FERA output data. foinpr (FERA out in progress) begins at begfo and ends at endfo. EVENT TIME OUT register, F16A14, 12 bits, 640 nS resolution (2.4 milliseconds max) the default is zero, no time out. The time out value must be set longer than the maximum delay expected between the gate and the end of the event #### EXTERNAL REN (EXTREN) INPUT SIGNAL SELECT register, F16A15. In mode 2, an input port is required for the external REN signal. This register selects from among the available ports an input to use for this signal. Only one should be selected. | value | Port used for REN | |-------|-------------------| | | | | 1 | ecl clear | | 2 | ecl readinh | | 4 | ecl wak | | 8 | ecl psi | | 16 | nim clear | | 32 | nim readinh | | 64 | nim wak | CLOCK TICK SIZE Register, F17A6, 12 bits, 20 nS resolution (81.9 microseconds max). The default is zero, tick size of 20 nS. The actual tick size is equal to the value of the register plus one. For example, a register value of four results in a tick size of 100 nS. This clock tick size is only used for the GATE time of arrival counter. ### F9 clear modes: A0 sends clear on FERA control bus, width from register, default 1 microsecond A1 clears all data, FIFO and counters, not registers A2 resets the histogram memory to zero. this takes 200milliseconds. test with f27,a0 A3 resets the memory readout address counter to zero A4 resets everything (except histogram memory), same as C or Z Sendtestgate, F25A0, sends a gate to the FERA control bus, whose width is determined by the gate width register. Width range from 10 nS to 40.95 microseconds, in 10 nS steps ## Read Commands ReadFIFO, F2A0, reads next word from the FIFO, Q=0 when empty (invalid data). read any time. RdFIFOcount,, F2A1, read the number of words in the 1M FIFO. This counter can be read at any time. The data is latched during the read operation. read memory, F1A0. this register uses the address counter. Q= 0 when readout block size is exceeded. This is useful when the data words are less than 15 bits (smaller histograms). Just reload the address counter to the beginning of the next histogram and continue reading. There are seven 48 bit counters, read as two 24 bit read commands F2A2,A3 gates sent to FERAbus F2A4,A5 requests received from FERABus F2A6,A7 clears sent to FERABus F2A8,A9 headers read in from FERABus, F2A10,A11 total histogram hits recorded. F2A12,A13 event timeouts F2A14,A15 gate timeouts ## **Command Notes** #### The Clear Commands There are five different F9 commands, A0-A4. These allow selective clearing of the module, and the modules on the FERAbus. F9A0 just sends a CLEAR on the FERAbus. The width is determined by the width register (F16A4). F9A1 resets all FIFOs and all of the 48 bit counters F9A2 clears the histogram memory by setting each element to zero. This is a sequential operation, and takes about 200 milliseconds. Use F27A0 to determine when the clearing is complete. F9A3 resets the memory address counter to zero. F9A4 clears and disables everything (except for clearing the histogram memory). This is equivalent to a CAMAC Z or C command. #### The Enable and Disable commands There are three enable/disable pairs (F26/F24), A0-A2. F26A0 enables the LAM F26A1 and F26A2 enable the detection of Gates, Requests and Clears. When disabled, no REO will ever be output. This effectively stops all operating modes of the CMC203 except the basic 4301 mode (which does not require an enable). The difference between the two commands is the treatment on CAMAC Inhibit (the I line on the CAMAC dataway). F26A1 honors the inhibit signal. Inhibit will disable the module as if an F24A1 or F24A2 command had been received. F26A2 ignores the inhibit signal. While disabled, the BUSY output (one of the optional output signals) is TRUE. The histogram memory can be safely read when the module is disabled. If a disable command is received while the internal BUSY is asserted (an event is in progress) the disable will not take effect until BUSY is no longer asserted. Enable and Disable also control the ping-pong pulse generation. #### The DAC output on the FERAbus This is a high quality 12 bit DAC with integral and differential linearity of $\frac{1}{2}$ lsb. During final test, the endpoints are trimmed to be within $\frac{1}{2}$ lsb. This is provided for compatibility with the original LeCroy 4301, and is used to calibrate the 4300b adc modules. ### The FERA Request delay The delay between the receipt of a Request from the FERAbus and the assertion of REO is adjustable using the 12 bit register at F16A2. The minimum delay (when the register is zero) is about 400 nSec. It can be adjusted in steps of 40 nSec up to 160 microseconds. This is used to ensure that all modules on the FERAbus are ready before REO is asserted. #### The PSI (PASS input) signal This is an optional method to signal to the CMC203 that the FERA read is complete. If bit 3 (value = 8) of the CSR (F16A1) is zero, the end of the Request signal determines the end of the REO. If bit 3 is one, the REO will continue to be asserted until the PASS signal (from the last module on the FERAbus) is returned via PSI. #### Sending a CLEAR pulse with a CAMAC command The F9A0 command sends a CLEAR on the FERAbus. The width is determined by the width register (F16A4). ## Sending a TESTGATE pulse with a CAMAC command The F25A0 command sends a GATE pulse to the FERAbus. The width is determined by the 12 bit register at F16A3. The width can be as short as 10 nSec, maximum 40 microseconds, in 10 nSec steps. This test GATE is OR'ed with the other two GATE sources, the NIM input (G) and the ECL input (GATE). ## The BUSY output signal This is an internal signal that indicates an event in progress. It begins with the detection of either a GATE or REQUEST signal. BUSY can drive an external output and/or an LED, by appropriately setting the external output selection register (F16A13) and the led selection register (F16A12). BUSY can be used as part of the trigger system that generates the GATE, and can prevent spurious gates when the system is not ready to accept them. The end of the BUSY occurs at the end of REQUEST, the end of CLEAR or after the BUSY end delay, depending on the register settings. Note that an event can begin with just a REQUEST. A GATE on the FERAbus is not required by the CMC203. In firmware version 16C, the BUSY started only when REQUEST was asserted, BUSY was ignored, This is corrected in version 17C, and The BUSY begins on the OR of the GATE and REQUEST signals. #### The GATE time out The gate time out register (F16A7) determines how long to wait, after a GATE is detected, for a REQUEST to be detected. The wait can be set from 40 nSec to 160 microseconds, in 40 nSec steps. A value of zero disables this feature. This is useful for situations in which a GATE does not always produce data to read out (and the corresponding Request signal). Any time outs that occur are counted, and the number can be read over CAMAC (F2A14, F2A15). The gate time out always triggers a Clear, independent of bit 4 of the control register. If the clear special header is enabled, it is inserted in the data stream. #### The EVENT time out The event time out register (F16A14) determines how long to wait for the end of the event, after BUSY is asserted. The wait can be from 640 nSec to 2.4 milliseconds, in 640 nSec steps. A value of zero disables this feature. This is useful to prevent system hang-ups due to FERAbus handshake errors. Any time outs that occur are counted, and the number can be read over CAMAC (F2A12, F2A13). ). The event time out always triggers a Clear, independent of bit 4 of the control register. Use this feature with care. The time out should be long enough to cover all expected processing and readout delays #### Sending a CLEAR at the end of the event If bit 4 (value = 16) of the control register is set to '1', then a Clear is sent on the FERAbus at the end of the event when REO ends). The width is determined by the clear width register \*F16A4). #### The BUSY end delay This register (F16A8) determines how long after the end of CLEAR the BUSY signal continues to be asserted. The delay can range from 40 nSec to 160 microseconds, in 40 nSec steps. A value of zero, disables this feature. This delay can be used to provide extra time after the end of the Clear pulse for complete recovery of an ADC module. ### Ping-Pong pulses Ppout1 and Ppout2 are an alternating pair of pulses, each 40 nSec long. The interval between them is set by the ping-pong register, F16A11. The interval can be set from 40 nSec to 160 microseconds, in 40 nSec steps. The total period then ranges from 80 nSec to 320 microseconds. The outputs used by these pulses are determined by the external output selection register (F16A13). These pulses are intended to provide alternating COM pulses to a pair of 3377 TDCs to produce a very long range TDC. #### Inserting Special Headers in the data stream In all modes except the plain 4301 mode, special headers can be inserted in the data stream. These will all have the msb set to 1, to distinguish them from data (but not from headers read in from the FERAbus). The next 3 bits identify the event that prompted the insertion of the header. If the event was a clear the next 4 bits identify the source. The remaining bits are taken from the VSN register, F16A9. The VSN should be unique, to allow easy identification of these headers. These special headers are intended as a diagnostic aid, when setting up a FERA system, or when experiencing difficulty. They should normally be disabled. #### Inserting the GATE time in the data stream In all FIFO (list) modes, the time of the GATE signal can be recorded and inserted in the data stream as ordinary data words (not as headers). The time of the arrival of the GATE leading edge is recorded in a 30 bit counter. The lsb of the counter is determined by the tick size register (F1 A6). This counter is reset by F9 A1. CSR bit 11. Two data words are inserted in the data stream. The 15 most significant bits are first, followed by the least significant bits of the 30 bit counter. Note carefully that these two words will be inserted before any data read from the FERA bus. At the highest resolution (20 nS, tick size = 0), the counter will roll over every 21.48 seconds. At the lowest resolution (81.92 microseconds, tick size = 4095), the counter will roll over about once per day. # Input and Output Signals ## **LED Indicators** N, Red, indicates CAMAC dataway operation A, Yellow, programmable, default is FIFO Full B, Green, programmable, default is BUSY FERA control bus, 8 pair connector, all outputs are differential ECL, inputs are single ended ECL | pin | Name | direction | Description | | | | |-------|------|------------------------------------|------------------------------------------|--|--|--| | | | | | | | | | 1,2 | | ground both pins connect to ground | | | | | | 3,4 | WST | input | write strobe from modules on FERAbus | | | | | 5,6 | REQ | input | Request from modules on FERAbus | | | | | 7,8 | CLR | output | Clear pulse to modules on FERAbus | | | | | 9,10 | GATE | output | output Gate to modules on FERAbus | | | | | 11,12 | WAK | output | write acknowledge to modules on | | | | | | | - | FERAbus | | | | | 13,14 | GND | ground | round both pins connect to ground | | | | | 15,16 | DAC | analog | Pin 15 DAC voltage output, pin 16 ground | | | | FERA auxiliary signals, 8 pair connector, all differential ECL | pin | Name | directio | Description | |-------|------|----------|----------------------------------------| | | | n | | | | | | | | 1,2 | CLR | input | External Clear input | | 3,4 | GATE | input | External Gate input | | 5,6 | RINH | input | External read inhibit input | | 7,8 | WAK | input | External write acknowledge input | | 9,10 | WSO | output | External write strobe output | | 11,12 | RQO | output | External Request output | | 13,14 | REO | output | Read enable to first module on FERAbus | | 15,16 | PSI | input | Pass input from last module on FERAbus | LEMO connectors, NIM fast signal levels, 50 ohm impedance | Name | directio | description | | |------|----------|----------------------------------|--| | | n | | | | | | | | | G | input | External Gate input | | | С | input | External Clear input | | | I | input | External read inhibit input | | | Α | input | External write acknowledge input | | | Q | output | External Request output | | | S | output | External write strobe output | | FERA data bus input, 34 pin header, single ended ECL Lsb on pin1, msb on pin 31 Terminated with 60 ohms to -2V. Pins 33 and 34 connected to ground through 1k ohm resistors FERA data bus output, 34 pin header, differential ECL, ON REAR PANEL Lsb on pins1 and 2, msb on pins 31 and 32 390 ohm pull downs to -5.2V (these can be removed, but they are not socketed) Pins 33 and 34 connected to ground through 1k ohm resistors Note that differential ECL signals are 'true' when the odd numbered pin (i.e. pin 1) is at logic 1 (-0.8V) and the even numbered pin (i.e. pin 2) is at logic 0 (-1.6V). The typical impedance for twisted pair wire is 100-120 ohms. Differential ECL outputs have 390 ohm pull down resistors to –5.2V. Differential ECL inputs are terminated with 120 ohms. Single ended ECL inputs are terminated with 60 ohms to –2V. # **CMC203 Operating Instructions** # Powering up the CMC203 All control logic in the CMC203 is contained in five programmable logic devices, 3 CPLDs and 2 FPGAs. The CPLDs are non-volatile, and are programmed during assembly. The FPGAs are memory based and are loaded automatically on power up from a read only memory. The normal operation is that the two leds (A&B, the N led will not illuminate) will both illuminate for about 0.5 S, and then led A turns off, leaving B on. This indicates that the FPGAs have been successfully loaded. The first command after the FPGA's are loaded should be an F9 command, any subaddress. This ensures that the boot loader is disabled. With some CAMAC crates and crate controllers, the automatic load on power up fails, and the firmware must be loaded by CAMAC commands. This is indicated by the two leds (A&B) remaining illuminated. This problem is being investigated. If your CAMAC crate is in this situation, you should force the loading of the FPGAs during your startup initialization. The following sequence of CAMAC commands sent to the module will load the FPGAs. These commands are interpreted by the CPLD that controls the loading of the FPGAs. The subaddress is not decoded, so any subaddress will work. The F30 command enables decoding of the F25 command. After the final F9 command these commands are disabled, except for the F30 command, which allows reloading of the FPGAs at any time. F9 F30 F25 The A led will go out after about 0.5 S. Then send an F9 to disable the f25 and put the module into the default (4301) mode The firmware in the CMC203 is readily modified to meet unforeseen requirements or special applications. Firmware upgrades, when available, will be performed at no charge if the module is returned to the factory. The upgrade can be done in the field, if necessary, by using special software. The firmware version number can be read with F0A10. # The plain 4301 emulation mode This is the default mode on power up, and after a CAMAC Z, C or F9A4 command. Note that most of the optional features can be used in this mode by setting the appropriate register. There are some minor differences between this mode and a LeCroy 4301. All FERA signals (except the Gate) pass through an FPGA. The transit delays through the module are longer than the LeCroy 4301 (which is typically about 4 nSec). This mode will be slower than a LeCroy 4301. The Clear inputs (ECL and NIM) are detected on the leading edge and trigger a clear pulse on the FERA bus. The width of the input signal is not relevant. The width of the Clear output is determined by the clear width register (F16A4). The default width (when the register set to zero) is 200 nanoseconds. The minimum Request delay is about 400 nSec (the LeCroy 4301 is about 150 nSec). ## The CMC203 Modes All modes except the plain 4301 mode utilize a 100 MHz state machine to read the data from the FERAbus and control the wst/wak handshake. The handshake delays are less than 40 nSec. The data is transferred to a high speed FIFO memory, which de-couples the input from all subsequent processing. If the FIFO is full, the input state machine will pause. #### The enhanced 4301 modes There are two enhanced modes, mode 1 and mode 2. Both modes utilize a 2048 word FIFO between the FERA input and the FERA output. This de-couples the input and output and can allow the readout (to another module via the FERA output bus) to proceed in the background, and not contribute to the dead time. Mode 1 provides separate and independent WST/WAK handshakes for the FERA input (the FERAbus) and the FERA output (on the rear panel). The readout through the FERA output on the rear panel is de-coupled from the FERA input by the FIFO. If the event data completely fits in the FIFO, the readout can occur after the event has completed. Mode 2 includes mode 1, and adds an external ren/pass using optional external inputs and outputs. The ren output is selected with the external output register (F16A13), the pass input is selected with the external input register (F16A15). This mode allows multiple CMC203's to be combined into one FERA output data stream. Output bus arbitration is provided by the external ren/pass pair. Combining FERA output data streams is best accomplished with ECL logic OR circuits, such as the CMC204 FERA mixer module. Wired OR connections are not recommended unless all modules are in the same crate. #### The One Million Word FIFO mode In this mode the 1 Mword memory is used as a FIFO. Everything read from the FERAbus and any special headers selected, are stored in the FIFO memory. The data in the FIFO can be read only over CAMAC (not the FERA output bus). The number of words stored in the FIFO can be read at any time with F2A1. When the FIFO becomes half full, a LAM is set (if enabled). Note that the LAM is set *only* when the FIFO *becomes* half full. If the LAM is cleared (F10A0), it will stay cleared until the FIFO contents falls below half and then becomes half full. The FIFO is read with F2A0 and returns Q=1 for each valid read. When the FIFO is empty, F2A0 returns Q=0. The FIFO can also be read with FASTCAMAC level 1 (F5A1), if your crate controller supports it. The FASTCAMAC transfer rate is one word every 400 nSec. The FIFO can be read simultaneously with FERA input. It is not necessary to stop the data acquisition to read out the FIFO. If the FIFO fills up, the FERAbus data input will pause until space is available. The actual fifo memory consists of the static ram (20 bit address, 1048576 words) and several smaller fifos inside the FPGAs (less than 5000 words additional fifo memory). ## The Histogram modes These are the most complex modes to program and to read out. The mode must be set to either 4 or 5 in the control register (F16A1) to select histograms with either 16 or 32 bit data word widths. There are three histogram modes, selected by the histogram mode register (F17A3). The first is a single histogram that uses the entire memory space to histogram many modules and channels simultaneously (histogram mode register = 0). The second is a multiple histogram mode (histogram mode register = 1). This is a smaller histogram that is limited to one module, but can be located in memory (with the multi histogram register) to allow recording a time dependent set of histograms (multiple histograms of the same signals, at different times). The third mode is a fixed event size mode (histogram mode register = 2). This mode allows selection of the histogram size, using the histogram mask and size registers. Each data word in the event is added to a separate histogram. All data words are histogrammed. This mode is used when there is no channel identification in the data word. Data words are added to the histograms in less than 200 nanoSeconds (about 300 nanoSeconds for 32 bit histograms when a carry is required), a 5 MHz rate. Histogramming is pipelined and is done in background. It does not add to dead time or slow the readout of the modules on the FERAbus as long as the average input data rate is less than 5 MHz. A 3000 word FIFO isolates the FERA data input from the histogramming engine. The histograms are stored in a static ram memory. The only way to erase this memory is to write zero into each memory element. This is accomplished automatically with F9A2. Test for completion with F27A0, until Q=0. The memory erase operation takes 200 milliseconds. Each of these histogram modes can be configured for either 16 bit (single word) or 32 bit (double word) histogram elements, making six distinct histogram modes. The 16 bit modes can contain up to 65,535 hits in each element, and have a 20 bit address space (1M elements). The 32 bit modes can contain 4,294,967,295 hits in each element and have a 19 bit address space (512k elements). The count will not wrap around if the maximum is exceeded. The count will remain at the maximum. Any extra hits will still be counted in the 48 bit histogram counter, however. This counter (F2A10&A11) will contain the integral of the complete set of histograms. In the single histogram mode (mode = 0), the address of the histogram element is determined by concatenating the 15 data bits in the FERAbus data word (4 bits of channel number and 11 bits of amplitude data) with additional bits taken from the most recent header word (that was read from the FERAbus). Either 5 or 4 bits (16 or 32 bit mode) are taken from the lower order bits of the header and used as the high order bits of the address, creating a 20 or 19 bit address. These added bits are part of the 8 bit vsn for the module, and have been set when the module was initialized. By carefully setting the vsn for each module, the histograms for each module can be placed as desired within the total histogram space. As an example, consider a crate with 16 LeCroy 4300b ADC modules, each with 16 channels, in 11 bit mode, and with zero suppression enabled. Then each data word consists of 11 bits of data and 4 bits of channel address, for a total of 15 bits. The first module should have the vsn set to zero, the second to 1, etc., up to 15 for the sixteenth module. Using single histogram mode with 32 bit elements, the entire histogram array (256 channels, 2048 double word elements each) will occupy 1,048,576 memory locations (the entire memory). In 16 bit mode, 512 channels (32 4300b modules, more than a full crate!) can be simultaneously histogrammed. In the multiple histogram mode (mode = 1) the 15 data bits in the data word (channel ID and data) are concatenated with bits taken from the multi-histogram register (F16A6). The header words are ignored. In single word mode the low order 5 bits from the multi-histogram register become the high order bits of the 20 bit memory address. In the double word mode only 4 bits are used. The total memory space will accommodate 16 histograms in double word mode and 32 in single word mode. A new value can be written to the multi-histogram register at any time. The histogramming will immediately move to the new location within the memory space. As an example, consider a crate with only one 4300b module, initialized as above (11 bits, zero suppression), 16 bit multi-histogram mode. The vsn in the 4300b can be set to any value, it is not used. For the first histogram, set the multi-histogram register to zero. After one minute, change the multi-histogram register to 1, to 2 after another minute, etc. Keep this up for 32 minutes, then disable and read out all 1,048,576 histogram elements. The result will be a record over 32 minutes, in one minute steps, of the amplitude spectrum for each of 16 detectors, taken simultaneously. In the fixed event size mode (mode = 2), the histogram mask (F17A4) and histogram size (F17A5) determine the part of the data word to be histogrammed. The mask must be a power of 2 minus 1. The size must be the mask plus 1. For example, to histogram 12 bits the mask is set to 0FFFhex, the size to 1000hex. At the beginning of an event (every time Request is detected) the histogram base address is set to the value in the multi histogram register. After each data word is processed, the base address is incremented by the size register. Multiple sets of histograms are possible, by writing a new value in the multi histogram register. Note well that the multi histogram register is interpreted differently from the second mode, where it is effectively multiplied by 32768 before being used to calculate the address. In this mode (2) the multi histogram register is the full 20 bit base address of the first histogram. Header words are ignored in this mode. As an example consider a crate with two Ortec AD413a ADCs, in non zero suppressed mode. Each event will contain 8 words. The mask register is set to 1FFFhex, the size register to 2000hex (13 bit histograms). Initially the multi histogram register is set to zero. The first set of 8 histograms will occupy the first 64k (16 bit histograms) or 128k (32 bit histograms). After a sufficient acquisition time, the multi histogram register can be reloaded with 65536 or 131072 (16 or 32 bit histograms) to acquire a second set of histograms. The histogram array is read only over CAMAC. The CMC203 must be disabled (F24A1 or F24A2) before reading the histogram memory array. The block size register defaults to the entire memory. To read the entire memory, just reset the address counter and read with F1A0 1,048,576 times! Reading the entire memory is usually not appropriate, since there will often be large unused stretches of memory. To read out a small section of memory (where the histogram of interest is located) use the following recipe Load the memory address counter (F17A1) with the first location of the histogram. (or reset the address counter to zero with F9A3 for the very first histogram) Load the block size register with the number of words in the histogram. Read with F1A0 or F5A0 (FASTCAMAC) until no Q. Repeat this recipe until all histograms are read. ## Starting and Stopping the CMC203 The CMC203 is disabled on power up and after a Z, C, or F9A4 command. When disabled, Gates, Requests, and Clears are simply ignored, and the internal BUSY signal is asserted. The Gate is not blocked, incoming Gates are output on the FERA control bus. There are two different enable commands, F26A1 and F26A2. The first (A1) honors the CAMAC Inhibit line on the dataway. The CMC203 will be enabled only if Inhibit is not asserted. The second (A2) ignores the Inhibit signal. The disable commands are F24A1 and F24A2, and are equivalent. Both will disable the CMC203 regardless of which command was used to enable it. The actual disable will not take place if an event is in progress, but will be delayed until BUSY is no longer asserted. When the CMC203 is enabled, Gates, Requests and Clears are detected. Gates cause a special header in the data stream (if enabled), start the Gate Time Out (if set to non-zero), and are counted by the Gate counter. Requests cause a special header in the data stream (if enabled), start the Request Time Out (if set to non-zero), are counted by the Request counter and cause (after the Request Delay) REO to be asserted. Clears cause a special header in the data stream (if enabled), and are counted by the Clear counter. If the trigger system that supplies the Gate has a veto (or blocking) input, the BUSY should be output on an unused output (see the external output selection register (F16A13) and supplied to the veto input. The trigger will then be blocked whenever the CMC203 is busy reading from the FERAbus, or is disabled. The system can then be started and stopped with the enable/disable commands. This is the best way to operate the CMC203. There are no side effects. If the trigger is free running, starting and stopping as above may have side effects which may put undesired data into the data stream. If neither the trigger nor the acquisition modules (the FERA adcs, for example) can be disabled, one solution is to use the Gate Time Out to start and stop. During initialization, set the Gate Time Out to be very short, less than the minimum delay between the beginning of the Gate and the beginning of Request. Then when the CMC203 is enabled, the events will be cleared before the FERA module can send Request, and no events will be read in from the FERAbus. However, Gates and Clears will be counted, and headers generated (if selected). When ready to start, clear the counters (and FIFO) with F9A1, and set the Gate Time Out to a value longer than the maximum delay between the Gate and Request. Now events will be properly recognized and recorded. The counters for the Gates and The Clears may be incorrect (and there may be extra special headers) because of the delay between clearing and changing the Gate Time Out, but everything else will be correct. To stop, set the Gate Time Out back to the short value (as before the start). If the FERA modules can be disabled, but the trigger is free running, that can be used to start and stop. Enable the CMC203, then enable the FERA modules. To stop, disable the FERA modules first, then the CMC203. As in the previous case, the counters may be incorrect and there may be extra special headers, but the data from the FERA modules will be correct. # **CMC203 Circuit description** #### Hardware The CMC203 hardware consists primarily of drivers, receivers, translators and programmable logic devices. Most signals pass through one or more programmable logic devices, which contain nearly all logic for the module. Sheet 1 shows the front panel i/o. The ECL inputs are terminated in 120 ohms, and translated to TTL levels with 10125s. The ECL outputs use 10124s to translate from TTL to ECL. The NIM inputs are translated to ECL with discrete transistor emitter followers. An extra emitter follower supplies the –400 mV reference for the NIM signals. The NIM gate and the test gate are wire OR'ed using a 10116 line receiver. The OR is then combined with the ECL gate signal and output to the FERAbus with high speed ECL. Sheets 2 & 3 show the FERAbus input and out level translators, The input (10125s) is designed to terminate the single ended FERAbus in 60 ohms to –2V. The output FERAbus (10124s) has provision for removing the pull down resistors and replacing with socketed sips to allow use in another single ended (wired OR) FERAbus. However this is not recommended. The preferred method is to use the CMC204 FERA Mixer module. Sheet 4 shows the two FPGAs, the memory array, and the DAC. All FERA data and control signals pass through these FPGAs, which contain nearly all logic in the module. One FPGA controls the CAMAC interface, the DAC and the memory array. The other FPGA controls the FERA interface. The DAC is a 12 bit DAC, similar to the DAC in the LeCroy 4301. There are two adjustments. The zero offset is adjusted with the single turn pot, the full scale is adjusted with the multi-turn pot. Sheet 5 shows the CAMAC dataway interface. All incoming control signals are buffered with TTL inverters, and filtered with 80 nS RC networks. The S1 and S2 signals are filtered with 20 nS time constants, the N signal is filtered with a series resistor and stray capacitance only. The R & W lines are received and driven by two CPLDs that are also designed to provide support for FASTCAMAC level 1 & 2. The 3<sup>rd</sup> CPLD reads the flash EEPROM and programs the 3 FPGAs on power up. The 50 MHz crystal clock is used by the 3<sup>rd</sup> CPLD and the FPGAs. Sheet 6 shows the power supply system. The module uses +/- 6V and +/- 24V from the dataway. The +5V, -2V and -5.2V supplies use low drop out regulators from the +/- 6V. The +3.3V, +2.5V and +15V employ ordinary regulators. The -24V is used only to produce the -10.2375V reference for the DAC. The dataway power supply is isolated with ferrite inductors and fused with fast acting 4A nanofuses (Littelfuse # 453 004) in sockets (holes are provided to enable the use of a standard picofuse). Fuses usually fail due to the slip of an oscilloscope probe, or similar event. If a fuse fails in normal service, the module should be checked by a qualified technician, or returned to CMCAMAC for service. ## **Firmware** The firmware in the CMC203 is guite complex, far more complex than the hardware. The FERA FPGA is simply a set of gates and buffers in the basic 4301 emulation mode. The data and control signals just pass through. In all modes, relevant events (gate, request, etc) are noted and a message is sent to the CAMAC FPGA. The time outs are also managed in this FPGA. In the enhanced 4301 modes, the data passes through 3 FIFO buffers, a fast (100MHz) 63 word FIFO, a 2047 word FIFO (50 MHz), and another 63 word FIFO at 100 MHz. The FERA input and output state machines operate with a 100MHz clock. In all other modes, the FERA output is disabled and the data words from the FIFO output are sent to the CAMAC FPGA, over a unidirectional parallel link (and through another small FIFO). The CAMAC FPGA accepts the data from the FERA FPGA (into a small FIFO) and either sends it to the memory array directly, or histograms it. All memory management logic is in this FPGA. When used as a FIFO, the memory array is buffered with an input and output FIFO. Another small FIFO buffers the data for CAMAC read commands. This FPGA also contains all logic for the CAMAC interface, including all decoding and registers. Relevant registers are copied to the FERA FPGA with a simple serial link, immediately after being written from CAMAC. The Bootstrap CPLD implements several CAMAC commands to allow writing to the flash EPROM and to load the FPGAs directly. It also implements a power up sequence to read the data from the EPROM and program the FPGAs. The dataway CPLDs implement part of the logic required for FASTCAMAC data transfers. Among other things, the CPLDs can simulate open collector drivers for normal CAMAC and as CMOS drivers for FASTCAMAC level 2. # **CMC204 Description** The CMC204 is a simple FERA mixer module. It is designed to combine two FERA differential ECL data buses from LeCroy 4301 or CMC203 modules into one differential ECL data bus. It can also be used to provide front panel access to the FERA output data bus of the CMC203. One data bus input is on the rear panel and the other is the center connector on the front panel. The signals on the two buses are terminated in 120 ohms, and input to differential ECL line receivers. They are OR'ed together and output with differential ECL drivers on the lower connector on the front panel. These are all 34 pin IDC connectors, with pins 33 and 34 connected to ground via 1K ohm resistors. The printed circuit board layout has provisions for removing the pull down resistors on the output bus, to allow the output to be treated as a standard FERA module. The upper connector on the front panel is a 40 pin IDC, and contains several ECL fanin-fanouts to facilitate combining the control signals for the two FERA data buses. There are two 1-in, 2-out, two 2-in, 2-out, and two 2-in, 1-out circuits. They are all differential ECL, in and out. They can be used to combine or fanout the FERA gate, request, wst, wak, clear and read inhibit signals. ## The FERA Protocol ## The LeCroy FERA Readout System The FERA standard was designed at LeCroy in the 1980's to provide a high speed readout path for CAMAC modules. There is no published 'standard', designers of compatible modules must infer the protocol from the original FERA modules, the LeCroy 4301 FERA driver and the LeCroy 4300b ADC module (both modules are no longer in production). One 4301 and several 4300bs are connected with two bussed cables (the control bus and the data bus) and one daisy chained signal, REO (read enable output). REO is connected to the REN input of the first 4300b. The PASS output of the first 4300b is connected to the REN input of the second 4300b, and so on for all 4300bs. The control bus (8 pair cable) distributes several signals to the 4300bs from the 4301, the gate, clear, wak (write acknowledge) and the DAC voltage (a single ended analog voltage). The control bus also collects two signals from the 4300bs, the request and the wst (write strobe). The data bus (17 pair cable, one pair unused) collects the 16 data bits from the 4300bs. All signals (except the DAC) from the 4301 to the 4300b are differential ECL, bussed to all modules, and are terminated in the last 4300b module on the bus, with 112 ohms. All signals from the 4300bs to the 4301 originate as differential ECL and the 4300b outputs are ORed together by the bus cable. This effectively converts the differential signals to single ended ECL, and they are terminated with 100 ohms to –2V in the 4301. The unused signal of the differential pair is connected to ground in the 4301. Only one of the 4300b modules has the 470 ohm pull down resistors installed. The 4301 is a nearly passive module and must be connected to a separate memory module. The following discussion assumes such a memory module to complete the handshakes. The protocol contains both a handshake mechanism for data transfer and a token passing mechanism to arbitrate control. This is illustrated in the timing diagram below. These signals are from the FERA driver to the FERA module These signals are from the FERA module to the FERA driver The gate is distributed by the 4301, but does not originate or alter it. The gate causes the 4300b to begin a data acquisition cycle. When the 4300b is finished, and has data to be read, it asserts the request signal on the control bus (OR of all 4300bs). The 4301 waits for the request delay interval before asserting REO (this must be long enough that all 4300bs are ready). This is a screwdriver adjustment in the 4301. When REO is received at the first 4300b in the daisy chain, the first data word is asserted on the data bus and (after a short delay) wst is asserted. After the data has been safely recorded, wak is asserted by the 4301. When wak is detected, the 4300b removes wst (and can change the data). When wst is gone, wak is also removed. This completes the handshake for one data word. This is repeated for each data word (the timing diagram shows two data words). After all data words have been sent, the 4300b asserts pass (which is daisy chained to the REO input on the next 4300b) and removes request. When all 4300bs have completed sending data the request signal (remember it's Ored) becomes not asserted, and the 4301 removes REO. This completes the standard protocol. Often, the pass output of the last 4300b is connected to the clear input of the 4301. This produces a clear on the control bus, which prepares the 4300bs for the next gate. ## The CMC203 FERA readout The CMC203 expands on the original FERA driver, adding several new features. These are illustrated in the set of timing diagrams on the next page, beginning with 'Normal CMC203 Operation'. The CMC203 has a busy signal that indicates that a FERA readout is in progress. This busy signal is normally internal to the CMC203, but can be output on one of the unused ECL or NIM output connectors. This can be used to prevent another gate before the readout is finished. The request delay is programmed with a CAMAC register, and covers a wide range, up to 160 microseconds. The CMC203 can be programmed to recognize either the end of request, or the return of the token (the pass output of the last module is connected to the psi input on the cmc203) as the end of the event. At the end of event the cmc203 can be programmed to generate a clear on the control bus. The width of the clear pulse is determined by a CAMAC register. The busy signal can be extended past the end of the clear, to allow extra time for the data acquisition modules to fully recover. The Gate is not required by the CMC203, as shown in the timing diagram labeled 'No Gate'. In the absence of the Gate, the event starts when request is received. Otherwise the timing is the same. The CMC203 provides two time out mechanisms. The first allows recovery from an event (that is, a Gate) without a request. This can be a common occurrence when the modules have a sparse scan threshold, for example. The Gate time out should be set slightly longer than the longest delay between the gate and the request. If there is no request before the timer times out, a clear is generated and the event completes correctly (with no data). This is illustrated in the third timing diagram, where the gate time out timer is shown. The maximum time out value is 160 microseconds. The fourth timing diagram shows the event time out. This is intended to recover from a system failure, when the event starts but for some reason never finishes. In this example, the module never removes WST and the WAK from the driver is ignored. A clear pulse is generated (and the system recovers) after the timer times out (maximum delay setting is 2.4 milliseconds). # **CMC203 Timing Diagram** These signals are from the FERA driver to the FERA module These signals are from the FERA module to the FERA driver (these signals are internal to the FERA driver) # **Schematic Diagrams** CMC203 CMC204